printlogo
ETH Zuerich - Homepage
Computer Engineering and Networks Laboratory (TIK)
 

Publication Details for Inproceedings "DVS for Buffer-Constrained Architectures with Predictable QoS-Energy Tradeoffs"

 

 Back

 New Search

 

Authors: Alexandre Maxiaguine, Samarjit Chakraborty, Lothar Thiele
Group: Computer Engineering
Type: Inproceedings
Title: DVS for Buffer-Constrained Architectures with Predictable QoS-Energy Tradeoffs
Year: 2005
Month: September
Pub-Key: MCT05
Book Titel: CODES+ISSS 2005: Proceedings of the 3rd IEEE/ACM/IFIP international conference on Hardware/software codesign and system synthesis
Pages: 111--116
Keywords: MPA ESD
Publisher: ACM Press
Abstract: We present a new scheme for dynamic voltage and frequency scaling (DVS) for processing multimedia streams on architectures with restricted buffer sizes. The main advantage of our scheme over previously published DVS schemes is its ability to provide hard QoS guarantees while still achieving considerable energy savings. Our scheme can handle workloads characterized by both, the datadependent variability in the execution time of multimedia tasks and the burstiness in the on-chip traffic arising out of multimedia processing. Many previous DVS algorithms capable of handling such workloads rely on control-theoretic feedback mechanisms or prediction schemes based on probabilistic techniques. Usually it is difficult to provide QoS guarantees with such schemes. In contrast, our scheme relies on worst-case interval-based characterization of the workload. The main novelty of our scheme is a combination of offline analysis and runtime monitoring to obtain worst case bounds on the workload and then improving these bounds at runtime. Our scheme is fully scalable and has a bounded application-independent runtime overhead.
Location: Jersey City, NJ, USA
Resources: [BibTeX] [Paper as PDF]

 

 Back

 New Search